完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chung, Steve S. | en_US |
dc.date.accessioned | 2014-12-08T15:25:08Z | - |
dc.date.available | 2014-12-08T15:25:08Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.isbn | 978-1-4244-0603-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17512 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/IWNC.2006.4570983 | en_US |
dc.description.abstract | In this talk, an overview of the mobility enhancing techniques for high performance/low power CMOS technologies will be introduced first. Two categories for mobility enhancing schemes, channel induced strain using Si/SiGe, and hybrid-substrate engineering, with (100) and (110) orientations, will be discussed next. In terms of the device reliability, different mechanisms are responsible for these two different technologies. While we have paid much more attention on the performance of these technologies, the device reliability has not been taken care of in the past studies. As a consequence, this talk will address several examples of these mobility enhancing schemes and their impact on the device reliability for advanced CMOS technologies for 65 nm and beyond. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Reliability issues for high performance nanoscale CMOS technologies with channel mobility enhancing schemes | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/IWNC.2006.4570983 | en_US |
dc.identifier.journal | 2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS | en_US |
dc.citation.spage | 128 | en_US |
dc.citation.epage | 131 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000258329000013 | - |
顯示於類別: | 會議論文 |