完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, Steve S.en_US
dc.date.accessioned2014-12-08T15:25:08Z-
dc.date.available2014-12-08T15:25:08Z-
dc.date.issued2006en_US
dc.identifier.isbn978-1-4244-0603-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/17512-
dc.identifier.urihttp://dx.doi.org/10.1109/IWNC.2006.4570983en_US
dc.description.abstractIn this talk, an overview of the mobility enhancing techniques for high performance/low power CMOS technologies will be introduced first. Two categories for mobility enhancing schemes, channel induced strain using Si/SiGe, and hybrid-substrate engineering, with (100) and (110) orientations, will be discussed next. In terms of the device reliability, different mechanisms are responsible for these two different technologies. While we have paid much more attention on the performance of these technologies, the device reliability has not been taken care of in the past studies. As a consequence, this talk will address several examples of these mobility enhancing schemes and their impact on the device reliability for advanced CMOS technologies for 65 nm and beyond.en_US
dc.language.isoen_USen_US
dc.titleReliability issues for high performance nanoscale CMOS technologies with channel mobility enhancing schemesen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/IWNC.2006.4570983en_US
dc.identifier.journal2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGSen_US
dc.citation.spage128en_US
dc.citation.epage131en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000258329000013-
顯示於類別:會議論文


文件中的檔案:

  1. 000258329000013.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。