完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChan, CTen_US
dc.contributor.authorTang, CJen_US
dc.contributor.authorWang, Ten_US
dc.contributor.authorWang, HCHen_US
dc.contributor.authorTang, DDen_US
dc.date.accessioned2014-12-08T15:25:11Z-
dc.date.available2014-12-08T15:25:11Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9268-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/17580-
dc.description.abstractPositive bias and temperature (PBTI) stress induced drain current degradation in HfSiON gate dielectric nMOSFETs is investigated by using a transient measurement technique. The degradation exhibits two stages, featuring different degradation rate and stress temperature dependence. The drain current degradation in the first stage is attributed to the charging of pre-existing high-k dielectric traps while the degradation in the second stage is mainly due to additional high-k trap creation. Process effect on high-k trap growth is evaluated.en_US
dc.language.isoen_USen_US
dc.titlePositive bias and temperature stress induced two-stage drain current degradation in HfSiON nMOSFET'sen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGESTen_US
dc.citation.spage571en_US
dc.citation.epage574en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000236225100130-
顯示於類別:會議論文