標題: | A Spread Spectrum Clock Generator with Phase-rotation Algorithm for 6Gbps Clock and Data Recovery |
作者: | Lin, Chi-Hsien Huang, Yen-Ying Li, Shu-Rung Cheng, Yuan-Pu Jou, Shyh-Jye 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | PLL;serial ATA;EMI;SSCG |
公開日期: | 2009 |
摘要: | A low jitter phase-lock-loop (PLL) and a proposed spread-spectrum clock method for Serial ATA with phase rotation is presented. The low jitter PLL uses error amplifier to resolve the current mismatch in charge pump and the 3rd order loop filter is adopted to reduce the reference spur. A passive resistance is presented in our design to reduce the K(VCO). Our spread spectrum clock generator (SSCG) for Serial ATA specification is down spread 5000 ppm with a triangular waveform and the modulation frequency is 30 similar to 33KHz. Spread-spectrum technique using PLL with a Delta Sigma modulator and phase rotation algorithm is reported. The proposed circuit has been designed in a 90-nm CMOS process. The non-spread spectrum clocking has a peak to peak jitter of 512fs and consumes 5.87mW at 1.4GHz. The EMI reduction is about 19.24dB. |
URI: | http://hdl.handle.net/11536/17637 |
ISBN: | 978-1-4244-3868-6 |
期刊: | 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS |
起始頁: | 387 |
結束頁: | 390 |
Appears in Collections: | Conferences Paper |