標題: | Low-power data address bus encoding method |
作者: | Weng, TH Chiao, WH Shann, JJJ Chung, CP Lu, J 資訊工程學系 Department of Computer Science |
關鍵字: | low-power;bus encoding;data address bus;T0_BI_1 |
公開日期: | 2005 |
摘要: | Reducing power consumption of computer systems has gained much research attention recently In a typical system, the memory bus power constitute will over 50% of all system power; and this power is required due to bus signal transitions (0 41 or 140). Reducing the number of memory bus transitions is hence an effective way to reduce system power While many techniques deal with reducing bus power on instruction address bus, only a few have been proposed for data address bus power reduction. We present an encoding scheme to reduce data address bus power consumption. In this scheme, data address bus can be frozen for sequential addresses, or inverted as appropriate for other cases. Furthermore, data addresses are classified info read addresses and write addresses, and each address set is encoded independently. Simulation results show that the overall bus line switching reduction is 26% of unencoded bus, or 14.5% of the previous T0_BI method [1]. |
URI: | http://hdl.handle.net/11536/17869 |
ISBN: | 1-932415-54-8 |
期刊: | CDES '05: Proceedings of the 2005 International Conference on Computer Design |
起始頁: | 204 |
結束頁: | 210 |
顯示於類別: | 會議論文 |