完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, CCen_US
dc.contributor.authorChi, HFen_US
dc.date.accessioned2014-12-08T15:25:32Z-
dc.date.available2014-12-08T15:25:32Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9029-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/17939-
dc.description.abstractThis paper presents a low-complexity digital sample rate conversion (SRC) circuit architecture with arbitrary factor conversion ratio. The strategy in deciding SRC system parameters is given to guarantee that both the anti-imaging and the anti-aliasing requirements can be satisfied. The significant reduction in the complexity of the proposed structure allows simple VLSI implementation without affecting the performance. A parallel cascaded integrator comb (CIC) filter circuit without high intermediate sample rate and a multiplier-less linear interpolator are also developed to obtain a cost-effective and high-speed SRC circuit.en_US
dc.language.isoen_USen_US
dc.titleA low-complexity B-spline based digital sample rate conversion circuit architectureen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedingsen_US
dc.citation.spage505en_US
dc.citation.epage508en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000231532900127-
顯示於類別:會議論文