完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, CC | en_US |
dc.contributor.author | Chi, HF | en_US |
dc.date.accessioned | 2014-12-08T15:25:32Z | - |
dc.date.available | 2014-12-08T15:25:32Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7803-9029-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17939 | - |
dc.description.abstract | This paper presents a low-complexity digital sample rate conversion (SRC) circuit architecture with arbitrary factor conversion ratio. The strategy in deciding SRC system parameters is given to guarantee that both the anti-imaging and the anti-aliasing requirements can be satisfied. The significant reduction in the complexity of the proposed structure allows simple VLSI implementation without affecting the performance. A parallel cascaded integrator comb (CIC) filter circuit without high intermediate sample rate and a multiplier-less linear interpolator are also developed to obtain a cost-effective and high-speed SRC circuit. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A low-complexity B-spline based digital sample rate conversion circuit architecture | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings | en_US |
dc.citation.spage | 505 | en_US |
dc.citation.epage | 508 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000231532900127 | - |
顯示於類別: | 會議論文 |