標題: | A Low-Power 2.4-GHz CMOS GFSK Transceiver With a Digital Demodulator Using Time-to-Digital Conversion |
作者: | Chen, Chia-Pei Yang, Ming-Jen Huang, Hsun-Hsiu Chiang, Tung-Ying Chen, Jheng-Liang Chen, Ming-Chieh Wen, Kuei-Ann 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Complex bandpass filter;demodulator;frequency synthesizer;low-noise amplifier (LNA);open-loop VCO modulation;time-to-digital converter (TDC) |
公開日期: | 1-十二月-2009 |
摘要: | A technique of time-to-digital conversion is utilized in a digital demodulator for a low-power 2.4-GHz CMOS GFSK transceiver. The proposed time-to-digital converter (TDC) employs a self-sampling technique and an auto-calibration algorithm to avoid edge synchronization problems and the need of a delay-locked loop (DLL). With the TDC, a limiter and a digital demodulator can be employed simultaneously in the receiver to achieve low power consumption and high performance. Additionally, in the transmitter, the open-loop VCO modulation is adopted to save hardware and power consumption. The transmitter frequency drift in open-loop modulation and frequency offset between the receiver and the transmitter can be easily resolved by the proposed receiver architecture. All required building blocks of the proposed transceiver, except a RF matching network and a crystal, were implemented on a 4-mm(2) chip by a 0.18-mu m CMOS process. The receiver achieves -89-dBm sensitivity at 0.1% BER with 1-Mb/s data rate, and the transmitter delivers up to 0-dBm output power. The receiver and transmitter consume 13.3 mA and 10.7 mA, respectively, from a 1.8-V power supply. |
URI: | http://dx.doi.org/10.1109/TCSI.2009.2016184 http://hdl.handle.net/11536/6382 |
ISSN: | 1549-8328 |
DOI: | 10.1109/TCSI.2009.2016184 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
Volume: | 56 |
Issue: | 12 |
起始頁: | 2738 |
結束頁: | 2748 |
顯示於類別: | 期刊論文 |