完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Chia-Pei | en_US |
dc.contributor.author | Yang, Ming-Jen | en_US |
dc.contributor.author | Huang, Hsun-Hsiu | en_US |
dc.contributor.author | Chiang, Tung-Ying | en_US |
dc.contributor.author | Chen, Jheng-Liang | en_US |
dc.contributor.author | Chen, Ming-Chieh | en_US |
dc.contributor.author | Wen, Kuei-Ann | en_US |
dc.date.accessioned | 2014-12-08T15:08:11Z | - |
dc.date.available | 2014-12-08T15:08:11Z | - |
dc.date.issued | 2009-12-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2009.2016184 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/6382 | - |
dc.description.abstract | A technique of time-to-digital conversion is utilized in a digital demodulator for a low-power 2.4-GHz CMOS GFSK transceiver. The proposed time-to-digital converter (TDC) employs a self-sampling technique and an auto-calibration algorithm to avoid edge synchronization problems and the need of a delay-locked loop (DLL). With the TDC, a limiter and a digital demodulator can be employed simultaneously in the receiver to achieve low power consumption and high performance. Additionally, in the transmitter, the open-loop VCO modulation is adopted to save hardware and power consumption. The transmitter frequency drift in open-loop modulation and frequency offset between the receiver and the transmitter can be easily resolved by the proposed receiver architecture. All required building blocks of the proposed transceiver, except a RF matching network and a crystal, were implemented on a 4-mm(2) chip by a 0.18-mu m CMOS process. The receiver achieves -89-dBm sensitivity at 0.1% BER with 1-Mb/s data rate, and the transmitter delivers up to 0-dBm output power. The receiver and transmitter consume 13.3 mA and 10.7 mA, respectively, from a 1.8-V power supply. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Complex bandpass filter | en_US |
dc.subject | demodulator | en_US |
dc.subject | frequency synthesizer | en_US |
dc.subject | low-noise amplifier (LNA) | en_US |
dc.subject | open-loop VCO modulation | en_US |
dc.subject | time-to-digital converter (TDC) | en_US |
dc.title | A Low-Power 2.4-GHz CMOS GFSK Transceiver With a Digital Demodulator Using Time-to-Digital Conversion | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2009.2016184 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 56 | en_US |
dc.citation.issue | 12 | en_US |
dc.citation.spage | 2738 | en_US |
dc.citation.epage | 2748 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000273568400004 | - |
dc.citation.woscount | 13 | - |
顯示於類別: | 期刊論文 |