Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jou, SJ | en_US |
dc.contributor.author | Lin, CH | en_US |
dc.contributor.author | Chen, CN | en_US |
dc.contributor.author | Wang, YJ | en_US |
dc.contributor.author | Hsiao, JY | en_US |
dc.date.accessioned | 2014-12-08T15:25:35Z | - |
dc.date.available | 2014-12-08T15:25:35Z | - |
dc.date.issued | 2005 | en_US |
dc.identifier.isbn | 0-7803-9328-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/17984 | - |
dc.description.abstract | Multi-Gbps serial link transmitter for both off-chip and on-chip transmission are presented. For off-chip transmission, a new pre-emphasis design methodology and circuits for a 4/2 PAM transmitter over cable are proposed. A test chip of transmitter with pre-emphasis, PLL circuit and on-chip termination resistors is implemented using tsmc 0.18 urn CMOS process. The measurement results of 1015 Gbps (4/2 PAM) are carried out over 5 meter (m) long cable and is in agreement with our analysis and simulation results. For on-chip transmission, SerDes based serial link architecture is used in on-chip application. Using tsmc 0.13 um CMOS process, the operation speed and power consumption are 5 Gbps and 3.2 mW respectively with the interconnect area is half of parallel architecture. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Multi-gigabit serial link transmitter- off-chip and on-chip | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2005 Emerging Information Technology Conference (EITC) | en_US |
dc.citation.spage | 45 | en_US |
dc.citation.epage | 48 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000236376100013 | - |
Appears in Collections: | Conferences Paper |