Full metadata record
DC FieldValueLanguage
dc.contributor.authorLu, HWen_US
dc.contributor.authorChang, YTen_US
dc.contributor.authorSu, CCen_US
dc.date.accessioned2014-12-08T15:25:38Z-
dc.date.available2014-12-08T15:25:38Z-
dc.date.issued2005en_US
dc.identifier.isbn0-7803-9060-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/18045-
dc.description.abstractThis paper describes an all digital 625Mbps and 2.5Gbps de-skew design for data recovery. It uses a confidence counter to serve as the loop filter that greatly reduces the circuit complexity and improves the jitter compression. The 625Mbps version has been implemented using TSMC 0.18um 1P6M CMOS technology. Measurement results show that the phase resolution is 100ps and the de-skew range is 1.6ns. The output jitter is 48ps and the power consumption is 3.8 mW. For the 2.5Gbps version, the simulation results show that the timing resolution is 26ps, the total de-skew range is 400ps, the output jitter is 26.5ps, and the power consumption is 16 mW.en_US
dc.language.isoen_USen_US
dc.titleAll digital 625Mbps & 2.5Gbps deskew buffer designen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papersen_US
dc.citation.spage263en_US
dc.citation.epage266en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000233985300068-
Appears in Collections:Conferences Paper