完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tu, SW | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.contributor.author | Chang, YW | en_US |
dc.date.accessioned | 2014-12-08T15:25:40Z | - |
dc.date.available | 2014-12-08T15:25:40Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8175-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18093 | - |
dc.description.abstract | As the operation frequency reaches gigahertz in deep-submicron designs, the effects of inductance on noise and delay can no longer be neglected. Some of the previous techniques such as net ordering, shield insertion, twisted-bundle layout structure, and interdigitated techniques are either inefficient or incur too much area penalty. In this paper, we present two techniques ground-aware net routing and source pin positioning that can reduce inductance effectively without incurring area penalty. In order to prove the effectiveness of our techniques, we use the famous 3D field-solver FastHenry [7] to extract inductances and verify our results. All simulation results show that our proposed techniques can significantly reduce inductances without incurring area penalty. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Layout techniques for on-chip interconnect inductance reduction | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE | en_US |
dc.citation.spage | 269 | en_US |
dc.citation.epage | 273 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000221356700050 | - |
顯示於類別: | 會議論文 |