完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTu, SWen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorChang, YWen_US
dc.date.accessioned2014-12-08T15:25:40Z-
dc.date.available2014-12-08T15:25:40Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8175-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/18093-
dc.description.abstractAs the operation frequency reaches gigahertz in deep-submicron designs, the effects of inductance on noise and delay can no longer be neglected. Some of the previous techniques such as net ordering, shield insertion, twisted-bundle layout structure, and interdigitated techniques are either inefficient or incur too much area penalty. In this paper, we present two techniques ground-aware net routing and source pin positioning that can reduce inductance effectively without incurring area penalty. In order to prove the effectiveness of our techniques, we use the famous 3D field-solver FastHenry [7] to extract inductances and verify our results. All simulation results show that our proposed techniques can significantly reduce inductances without incurring area penalty.en_US
dc.language.isoen_USen_US
dc.titleLayout techniques for on-chip interconnect inductance reductionen_US
dc.typeProceedings Paperen_US
dc.identifier.journalASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCEen_US
dc.citation.spage269en_US
dc.citation.epage273en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000221356700050-
顯示於類別:會議論文