完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, SLen_US
dc.contributor.authorKer, MDen_US
dc.date.accessioned2014-12-08T15:25:44Z-
dc.date.available2014-12-08T15:25:44Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8637-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18148-
dc.description.abstractAn output buffer with low-voltage devices to driver high-voltage signals for PCI-X applications is proposed in this paper. Because PCI-X is a 3.3-V interface, the high-voltage gate-oxide stress is a serious problem to design PCI-X l/O circuits in a 0.13-mum 1/2.5-V CMOS process. The simulation results show that the proposed output buffer can be operated at 133 MHz without causing high-voltage gate-oxide stress problem in the 3.3-V P I-X interface. Besides, a level converter with only IN and 2.5-V devices that can converter 0/1-V voltage swing to 1/3.3-V voltage swing is also proposed in this paper. The testchip to verify this new proposed output buffer is now under fabrication. The measured results will be shown in the presentation.en_US
dc.language.isoen_USen_US
dc.titleA new output buffer for 3.3-V PCI-X application in a 0.13-mu m 1/2.5-Ven_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITSen_US
dc.citation.spage112en_US
dc.citation.epage115en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000224435400024-
顯示於類別:會議論文