完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, WZ | en_US |
dc.contributor.author | Huang, GS | en_US |
dc.date.accessioned | 2014-12-08T15:25:44Z | - |
dc.date.available | 2014-12-08T15:25:44Z | - |
dc.date.issued | 2004 | en_US |
dc.identifier.isbn | 0-7803-8637-X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18150 | - |
dc.description.abstract | This paper presents the design of a programmable PRBS generator and a BER tester according to CCITT recommendations. Implemented in a parallel feedback configuration, this IC features PRBS generation of the sequences of length 2(7)-1, 2(10)-1, 2(15)-1, 2(23)-1,and 2(31)-l b for up to 40+Gbps serdes applications with 1:16 multiplexing and demultpilexing. The mark densities of 1/2, 1/4 and 1/8 for each of the patterns are also selectable. This IC could be used as a low cost substitute for more expensive bit error rate test system. Implemented in a 0.18 mum CMOS process, the total power dissipation is 141mW. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A parallel multi-pattern PRBS generator and BER tester for 40(+) Gbps Serdes applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS | en_US |
dc.citation.spage | 318 | en_US |
dc.citation.epage | 321 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000224435400067 | - |
顯示於類別: | 會議論文 |