完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, WZen_US
dc.contributor.authorHuang, GSen_US
dc.date.accessioned2014-12-08T15:25:44Z-
dc.date.available2014-12-08T15:25:44Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8637-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18150-
dc.description.abstractThis paper presents the design of a programmable PRBS generator and a BER tester according to CCITT recommendations. Implemented in a parallel feedback configuration, this IC features PRBS generation of the sequences of length 2(7)-1, 2(10)-1, 2(15)-1, 2(23)-1,and 2(31)-l b for up to 40+Gbps serdes applications with 1:16 multiplexing and demultpilexing. The mark densities of 1/2, 1/4 and 1/8 for each of the patterns are also selectable. This IC could be used as a low cost substitute for more expensive bit error rate test system. Implemented in a 0.18 mum CMOS process, the total power dissipation is 141mW.en_US
dc.language.isoen_USen_US
dc.titleA parallel multi-pattern PRBS generator and BER tester for 40(+) Gbps Serdes applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITSen_US
dc.citation.spage318en_US
dc.citation.epage321en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000224435400067-
顯示於類別:會議論文