標題: Universal VLSI architecture for bit-parallel computation in GF(2(m))
作者: Lin, CC
Chang, FK
Chang, HC
Lee, CY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2004
摘要: In this paper, an universal VLSI architecture for bit-parallel computation in GF(2(m)) is presented. The proposed architecture is based on Montgomery multiplication algorithm, which is suitable for multiple class of GF(2(m)) with arbitrary field degree in. Due to the highly regular and modular property, our proposed universal architecture can meet VLSI design requirement. After implemented by 0.18um 1P6M process, our universal architecture can work successfully at 125MHz clock rate. For the finite field multiplier, the total gate count is 1.4K for GF(2(m)) with any irreducible polynomial of field degree m <= 8, whereas the inverse operation can be achieved by the control unit with gate count of 0.3K.(1)
URI: http://hdl.handle.net/11536/18153
ISBN: 0-7803-8660-4
期刊: PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY
起始頁: 125
結束頁: 128
Appears in Collections:Conferences Paper