完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, CLen_US
dc.contributor.authorLee, CLen_US
dc.contributor.authorWu, MSen_US
dc.date.accessioned2014-12-08T15:25:45Z-
dc.date.available2014-12-08T15:25:45Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7695-2235-1en_US
dc.identifier.issn1081-7735en_US
dc.identifier.urihttp://hdl.handle.net/11536/18183-
dc.description.abstractThis paper proposes a new path delay test scheme based on path delay inertia. The scheme only applies pulses of specified widths, which are proportional to path delays, to paths-under-test. It is simple, eliminating the conventional two-pattern test for delay faults. Issues, such as sensitivity of applied pulse widths w.r.t. path delay, related with the scheme were studied and an experimental chip was implemented to demonstrate the scheme.en_US
dc.language.isoen_USen_US
dc.titleA new path delay test scheme based on path delay inertiaen_US
dc.typeProceedings Paperen_US
dc.identifier.journal13TH ASIAN TEST SYMPOSIUM, PROCEEDINGSen_US
dc.citation.spage140en_US
dc.citation.epage144en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000225878400023-
顯示於類別:會議論文