完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChung, SSen_US
dc.contributor.authorChen, YJen_US
dc.contributor.authorTsai, AWen_US
dc.date.accessioned2014-12-08T15:25:47Z-
dc.date.available2014-12-08T15:25:47Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8315-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18212-
dc.identifier.urihttp://dx.doi.org/10.1109/RELPHY.2004.1315429en_US
dc.description.abstractIn this paper, we will demonstrate two different strategies for designing p-channel flash memories, for achieving better reliability, in particular data retention and drain-disturb. The first one is by using a gate-engineering approach and the other one is using a newly developed substrate bias enhanced Avalanche Hot Electron (ABE) injection programming scheme. For the former, a p-doped floating gate on both p-channel flash cells can be achieved with superior data retention characteristics as well as a 3-order improvement of the drain disturb. For the latter, it exhibits much higher speed and much lower voltage for programming, and very good drain disturb characteristics.en_US
dc.language.isoen_USen_US
dc.titleDifferent approaches for reliability enhancement of p-channel flash memoryen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/RELPHY.2004.1315429en_US
dc.identifier.journal2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGSen_US
dc.citation.spage641en_US
dc.citation.epage642en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000222139900138-
顯示於類別:會議論文


文件中的檔案:

  1. 000222139900138.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。