完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKER, MDen_US
dc.contributor.authorWU, CYen_US
dc.date.accessioned2014-12-08T15:03:16Z-
dc.date.available2014-12-08T15:03:16Z-
dc.date.issued1995-07-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/16.391212en_US
dc.identifier.urihttp://hdl.handle.net/11536/1821-
dc.description.abstractA new ESD protection circuit with complementary SCR structures and junction diodes is proposed, This complementary-SCR ESD protection circuit with interdigitated finger-type layout has been successfully fabricated and verified in a 0.6-mu m CMOS SRAM technology with LDD process, The proposed ESD protection circuit can be free of VDD-to-VSS latchup issue under 5-V VDD operation by means of base-emitter shorting method, To compensate the degradation on latching capability of lateral SCR devices in the ESD protection circuit caused by base-emitter shorting method, the p-well to p-well spacing of lateral BJT's in the lateral SCR devices is reduced to lower its ESD-trigger voltage and to enhance turn-on speed of positive-feedback regeneration in the lateral SCR devices. This ESD protection circuit can perform high ESD failure threshold in a small layout area, so it is very suitable for submicron CMOS VLSI/ULSI's in high-pin-count or high-density applications.en_US
dc.language.isoen_USen_US
dc.titleCOMPLEMENTARY-SCR ESD PROTECTION CIRCUIT WITH INTERDIGITATED FINGER-TYPE LAYOUT FOR INPUT PADS OF SUBMICRON CMOS ICSen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/16.391212en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume42en_US
dc.citation.issue7en_US
dc.citation.spage1297en_US
dc.citation.epage1304en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1995RE53000014-
dc.citation.woscount12-
顯示於類別:期刊論文


文件中的檔案:

  1. A1995RE53000014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。