標題: | A SIMPLE AND ACCURATE SIMULATION TECHNIQUE FOR FLASH EEPROM WRITING AND ITS RELIABILITY ISSUE |
作者: | WEN, KS WU, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-七月-1995 |
摘要: | An efficient and accurate 2D analysis for gate-current is proposed for short channel n-MOSFETs, in which the channel hot-electron-enhanced injection probability is proposed and expressed in terms of the actual current path and its power density flow. The accuracy of our gate-current analysis has been verified by comparisons between simulation and experimental data. This well-established gate current analysis as well as the charge boundary condition on the floating gate have been implemented into the sub-micron MOS (SUMMOS) two-dimensional device simulator for characterizing n-channel flash EEPROM writing. Comparisons with experimental EEPROM writing have been made, and quite good agreements have been obtained for test devices with different channel lengths ranging from 0.8 to 0.5 mu m for wide range of applied biases. Moreover, computer simulation for EEPROM reliability issue caused by oxide electron traps has also been performed to characterize the endurance of flash EEPROM operation. |
URI: | http://dx.doi.org/10.1016/0038-1101(94)00245-B http://hdl.handle.net/11536/1823 |
ISSN: | 0038-1101 |
DOI: | 10.1016/0038-1101(94)00245-B |
期刊: | SOLID-STATE ELECTRONICS |
Volume: | 38 |
Issue: | 7 |
起始頁: | 1373 |
結束頁: | 1379 |
顯示於類別: | 期刊論文 |