標題: | Layout optimization on low-voltage-triggered PNP devices for ESD protection in mixed-voltage I/O interfaces |
作者: | Chang, WJ Ker, MD 電機學院 College of Electrical and Computer Engineering |
公開日期: | 2004 |
摘要: | Layout optimization on low-voltage-triggered PNP (LVTPNP) devices for ESD protection in mixed-voltage I/O interfaces is proposed in this paper. The experimental results in both 0.35-mum and 0.25-mum CMOS processes have proven that the ESD levels of the LVTPNP drawn in the multi-finger layout style are higher than that drawn in the original layout style. Moreover, the LVTPNP device in multi-finger layout style has been implemented in a 0.25-mum salicided CMOS process to protect successfully the input stage of an ADSL IC with power-rail ESD clamp circuit. |
URI: | http://hdl.handle.net/11536/18278 |
ISBN: | 0-7803-8454-7 |
期刊: | IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS |
起始頁: | 213 |
結束頁: | 216 |
顯示於類別: | 會議論文 |