完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, WZen_US
dc.contributor.authorWeng, MCen_US
dc.date.accessioned2014-12-08T15:25:52Z-
dc.date.available2014-12-08T15:25:52Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8637-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/18302-
dc.description.abstractThis paper presents the design of a single chip serial link data transceiver. Incorporating with 8 to 1 multiplexer and 1 to 8 demultiplexer, the transceiving data rate ranges from 640 Mbps to 2.56 Gbps. In the transmitter side, a novel precharged type multiplexer is proposed to minimize deterministic jitter. In the receiver side, an over-sampling data recovery loop utilizing mixed-signal phase picking scheme is adopted for data resynchronization and demultiplexing. A novel phase interpolator with resistive averaging technique is proposed to generate uniformly distributed sampling phases over wide frequency range, so as to improve bit error rate performance. For data packet size less than 1000 bytes, the tolerated frequency offset between transmitter and receiver is about 1.3% by a built in elastic buffer. The measured data jitter at the transmitter side after multiplexing is 5.8 ps (rms), and is 43.3 ps (rms) at the receiver side after demultiplexing. The measured bit error rate for 2.5 Gbps data receiving is about 10(-10). Fabricated in a 0.35mum digital CMOS process, this chip occupies 2.9 mm x 2.4 mm. The total power consumption is 280 mW under 2V supply.en_US
dc.language.isoen_USen_US
dc.titleA 2.5Gbps serial-link data transceiver in a 0.35 mu m digital CMOS technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITSen_US
dc.citation.spage232en_US
dc.citation.epage235en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000224435400048-
顯示於類別:會議論文