Full metadata record
DC FieldValueLanguage
dc.contributor.authorShi, CHen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:26:04Z-
dc.date.available2014-12-08T15:26:04Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7761-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/18476-
dc.description.abstractThe growing of the modem design complexity leads the design error diagnosis to be a challenge for designers. In this paper, we propose an efficient approach for design error diagnosis automatically for designs in HDL. This approach can handle multiple errors occurring in a HDL design simultaneously with only one test case by analyzing the simulation outputs of the incorrect implementation. Furthermore, this approach reduces the error space by eliminating those statements that have no or lower possibility to become the error sources with retaining at least one error source in it. Hence, the effort spent on the debugging process can be greatly reduced.en_US
dc.language.isoen_USen_US
dc.titleAn efficient approach for error diagnosis in HDL designen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGYen_US
dc.citation.spage732en_US
dc.citation.epage735en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000184904400184-
Appears in Collections:Conferences Paper