標題: ESD protection design for mixed-voltage-tolerant I/O buffers with substrate-triggered technique
作者: Ker, MD
Hsu, HC
電機學院
College of Electrical and Computer Engineering
公開日期: 2003
摘要: A substrate-triggered technique is proposed to improve ESD protection efficiency of the stacked-NMOS device in the mixed-voltage I/O circuit. The substrate-triggered technique can further lower the trigger voltage of the stacked-NMOS device to ensure effective ESD protection for the mixed-voltage I/O circuit. The proposed ESD protection circuit with the substrate-triggered technique for 2.5V/3.3V tolerant mixed-voltage I/O circuit has been fabricated and verified in a 0.25-mum salicided CMOS process. Experimental results have confirmed that the HBM ESD robustness of the mixed-voltage I/O circuit can be increased similar to60% by this substrate-triggered design.
URI: http://hdl.handle.net/11536/18622
ISBN: 0-7803-8182-3
期刊: IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS
起始頁: 219
結束頁: 222
顯示於類別:會議論文