完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ker, MD | en_US |
dc.contributor.author | Lin, KH | en_US |
dc.contributor.author | Chuang, CH | en_US |
dc.date.accessioned | 2014-12-08T15:26:21Z | - |
dc.date.available | 2014-12-08T15:26:21Z | - |
dc.date.issued | 2003 | en_US |
dc.identifier.isbn | 0-7803-7765-6 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18711 | - |
dc.description.abstract | Novel diode structures without the shallow trench isolation (STI) across the p/n junction for ESD protection in a 0.15-mum CMOS process are proposed. A NMOS (PMOS) is especially inserted into the diode structure to form the NMOS-bounded (PMOS-bounded) diode, which is used to block the STI isolation across the p/n junction in the diode structure. Without the STI boundary across the p/n junction of diode structure, the proposed PMOS-bounded and NMOS-bounded diodes can provide more effective protection to the internal circuits, as compared to the other diode structures under reverse-biased condition. Such PMOS-bounded and NMOS-bounded dodes are fully process-compatible to general CMOS processes without additional process modification or mask layers. | en_US |
dc.language.iso | en_US | en_US |
dc.title | MOS-bounded diodes for on-chip ESD protection in a 0.15-mu m shallow-trench-isolation salicided CMOS process | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS | en_US |
dc.citation.spage | 84 | en_US |
dc.citation.epage | 87 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000189391000023 | - |
顯示於類別: | 會議論文 |