完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, MDen_US
dc.contributor.authorLin, KHen_US
dc.contributor.authorChuang, CHen_US
dc.date.accessioned2014-12-08T15:26:21Z-
dc.date.available2014-12-08T15:26:21Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7765-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18711-
dc.description.abstractNovel diode structures without the shallow trench isolation (STI) across the p/n junction for ESD protection in a 0.15-mum CMOS process are proposed. A NMOS (PMOS) is especially inserted into the diode structure to form the NMOS-bounded (PMOS-bounded) diode, which is used to block the STI isolation across the p/n junction in the diode structure. Without the STI boundary across the p/n junction of diode structure, the proposed PMOS-bounded and NMOS-bounded diodes can provide more effective protection to the internal circuits, as compared to the other diode structures under reverse-biased condition. Such PMOS-bounded and NMOS-bounded dodes are fully process-compatible to general CMOS processes without additional process modification or mask layers.en_US
dc.language.isoen_USen_US
dc.titleMOS-bounded diodes for on-chip ESD protection in a 0.15-mu m shallow-trench-isolation salicided CMOS processen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage84en_US
dc.citation.epage87en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000189391000023-
顯示於類別:會議論文