完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, CYen_US
dc.contributor.authorLiu, CNJen_US
dc.contributor.authorJou, JYen_US
dc.date.accessioned2014-12-08T15:26:21Z-
dc.date.available2014-12-08T15:26:21Z-
dc.date.issued2003en_US
dc.identifier.isbn0-7803-7765-6en_US
dc.identifier.urihttp://hdl.handle.net/11536/18713-
dc.description.abstractA fast and accurate power estimation of circuits is definitely required when the low power issues become more and more important. For large circuits, vector compaction techniques could provide a fast solution for power estimation with reasonable accuracy. In previous work [11], we proposed an efficient vector compaction method with grouping and single-sequence consecutive sampling technique for CMOS circuits. The single-sequence approach improved the losses on compaction ratio and speedup by minimizing the useless transitions in traditional random or random-liked sampling approaches but it still involved some undesired transitions. In this paper, we propose a new consecutive sampling technique. multi-sequence approach. It can dramatically reduce the useless transitions without involving any undesired transitions. Compared to the random sampling and the single-sequence approaches, the experimental results demonstrate that the average compaction ratio and the average speedup can be significantly improved with our multi-sequence approach.en_US
dc.language.isoen_USen_US
dc.titleImproved vector compaction for power estimation with multi-sequence sampling techniqueen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERSen_US
dc.citation.spage176en_US
dc.citation.epage179en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000189391000046-
顯示於類別:會議論文