標題: | An improved interface characterization technique for a full-range profiling of oxide damage in ultra-thin gate oxide CMOS devices |
作者: | Chen, SJ Lin, TC Lo, DK Yang, JJ Chung, SS Kao, TY Shiue, RY Wang, CJ Peng, YK 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2003 |
摘要: | In this paper, an improved gate-diode technique has been developed for the interface characterization on both n- and p-MOSFET's with gate oxide in the direct tunneling regime. This method has been demonstrated successfully for measuring oxide damage in all of the channel, space-charge (or junction), and drain extension regions in 20Angstrom ultra-thin gate oxide devices. As an application of the present method, the lateral profile of localized oxide damage due to Negative Bias Temperature Instability (NBTI) or Hot Carrier (HC) effect has been demonstrated. It provides us an understanding of the correlation between the device degradation and various stress-induced oxide damage in CMOS devices. |
URI: | http://hdl.handle.net/11536/18729 |
ISBN: | 0-7803-7649-8 |
期刊: | 41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM |
起始頁: | 203 |
結束頁: | 207 |
顯示於類別: | 會議論文 |