完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, SR | en_US |
dc.contributor.author | Dung, LR | en_US |
dc.date.accessioned | 2014-12-08T15:26:27Z | - |
dc.date.available | 2014-12-08T15:26:27Z | - |
dc.date.issued | 2002 | en_US |
dc.identifier.isbn | 0-7695-1486-3 | en_US |
dc.identifier.issn | 2159-3477 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18776 | - |
dc.description.abstract | This paper presents a VLSI design methodology for the MAC-level DWT processor based on a novel limited-resource scheduling (LRS) algorithm. The r-split Fully-specified Signal Flow Graph (FSFG) of limited-resource FIR filter has been developed for the scheduling of the MAC-level DWT signal processing. Given a set of architecture constraints and DWT parameters, the LRS algorithm can generate four scheduling matrices that drive the data path to perform the DWT computation, and the performance has also been investigated. Because the registers of FIR filtering are reused for the inter-octave storage, the MAC-level DWT architecture may require less extra inter-octave memory than the traditional architecture. | en_US |
dc.language.iso | en_US | en_US |
dc.title | VLSI implememtation for MAC-level DWT architecture | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN | en_US |
dc.citation.spage | 101 | en_US |
dc.citation.epage | 106 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000176274900017 | - |
顯示於類別: | 會議論文 |