完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, CYen_US
dc.contributor.authorShen, WZen_US
dc.date.accessioned2014-12-08T15:26:37Z-
dc.date.available2014-12-08T15:26:37Z-
dc.date.issued2002en_US
dc.identifier.isbn0-7803-7448-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/18911-
dc.description.abstractWe propose a high efficiency and high accuracy power estimation method for CMOS combinational circuits with grouping and consecutive sampling techniques. We separate input pattern pairs into several groups according to their power characteristics. The consecutive sampling skill is applied to find a shorter subsequence from the original input sequence. Our experimental results demonstrate that the compaction ratios are 1,250(min) and 154(min) with power estimation errors of 3.31%(avg) and 3.32%(avg) for two sampling strategies.en_US
dc.language.isoen_USen_US
dc.titleVector compacation for power estimation with grouping and consecutive sampling techniquesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGSen_US
dc.citation.spage472en_US
dc.citation.epage475en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000186280700120-
顯示於類別:會議論文