完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, CY | en_US |
dc.contributor.author | Shen, WZ | en_US |
dc.date.accessioned | 2014-12-08T15:26:37Z | - |
dc.date.available | 2014-12-08T15:26:37Z | - |
dc.date.issued | 2002 | en_US |
dc.identifier.isbn | 0-7803-7448-7 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/18911 | - |
dc.description.abstract | We propose a high efficiency and high accuracy power estimation method for CMOS combinational circuits with grouping and consecutive sampling techniques. We separate input pattern pairs into several groups according to their power characteristics. The consecutive sampling skill is applied to find a shorter subsequence from the original input sequence. Our experimental results demonstrate that the compaction ratios are 1,250(min) and 154(min) with power estimation errors of 3.31%(avg) and 3.32%(avg) for two sampling strategies. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Vector compacation for power estimation with grouping and consecutive sampling techniques | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS | en_US |
dc.citation.spage | 472 | en_US |
dc.citation.epage | 475 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000186280700120 | - |
顯示於類別: | 會議論文 |