標題: | An improved AVPG algorithm for SoC design verification using port order fault model |
作者: | Wang, CY Tung, SW Jou, JY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2001 |
摘要: | Embedded cores are being increasingly used in the design of large System-on-a-Chip (SoC). Because of the high complexity of SoC, the design verification is a challenge for system integrator To reduce the verification complexity, the Port order fault (POF) model proposed in [1] has been used for verifying core-based designs and the corresponding verification pattern generation have been developed [2] [3]. Here we present in automorphic technique to improve the efficiency of the automatic verification pattern generation (AVPG) proposed in [3] for SoC design verification based on POF model. On average, the size of pattern sets obtained on the ISCAS-85 and MCNC benchmarks are 45% smaller and the run time decreases 16% as compared with the results of AVPG. |
URI: | http://hdl.handle.net/11536/19040 |
ISBN: | 0-7695-1378-6 |
期刊: | 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS |
起始頁: | 431 |
結束頁: | 436 |
顯示於類別: | 會議論文 |