完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, CY | en_US |
dc.contributor.author | Tung, SW | en_US |
dc.contributor.author | Jou, JY | en_US |
dc.date.accessioned | 2014-12-08T15:26:53Z | - |
dc.date.available | 2014-12-08T15:26:53Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.isbn | 0-7695-1411-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19124 | - |
dc.description.abstract | Embedded cores are being increasingly used in the design of large System-on-a-Chip (SoC). Because of the high complexity of SoC, the design verification is a challenge for system integrator To reduce the verification complexity, the port order fault (POF) model proposed in [1] has been used for verifying core-based designs and the corresponding verification pattern generation have been developed [2] [3]. Adders and multipliers are the most often used data path elements in core-based designs. Due to their regularity, the development of the verification pattern sets can be achieved in a systematic method In this paper, we present the algorithms of generating the minimum. verification pattern sets for adders and multipliers and these pattern sets are much smaller than that obtained from the automatic verification pattern generation (AVPG) proposed in [3]. | en_US |
dc.language.iso | en_US | en_US |
dc.title | On generation of the minimum pattern set for data path elements in SoC design verification based on port order fault model | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | SIXTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS | en_US |
dc.citation.spage | 145 | en_US |
dc.citation.epage | 150 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000173394000023 | - |
顯示於類別: | 會議論文 |