完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Horng, GJ | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.contributor.author | Yen, YC | en_US |
dc.contributor.author | Wang, WL | en_US |
dc.date.accessioned | 2014-12-08T15:26:57Z | - |
dc.date.available | 2014-12-08T15:26:57Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.isbn | 0-8194-3654-2 | en_US |
dc.identifier.issn | 0277-786X | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/19186 | - |
dc.identifier.uri | http://dx.doi.org/10.1117/12.391728 | en_US |
dc.description.abstract | A 512x512 monolithic Platinum Silicide Schottky Barrier detector array with random line selectable operation was proposed. The device modified from an interline CCD configuration by adapt a Random Line selected Charge Accumulation charge-coupled device on the vertical register and four tap readout on the horizontal CCD register to achieve a high frame rate and high fill factor operation. A 9-bit digital decoder is used to select which line of the sensor array that transfer their signals to the vertical CCD register. Accompanied with the vertical reset drain circuitry, either one line or up to 512 lines of the video signals can be selected and transferred to the vertical CCD register. All of the video signals on the unselected lines are then transferred to the vertical CCD channel simultaneously and finally dumped to the vertical reset drain. Since this unique readout structure, a frame rate of up to 240 frames/second can be achieved for 128x128 of the SBD array under 5 MHz of clock frequency. A high-speed sub-frame readout format can be easily fulfilled under this architecture. This architecture not only maintains the advantages of line-addressed charge-accumulation structure but also provides the capability to readout any portion of the array. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | PtSi Schottky-barrier detector | en_US |
dc.subject | random line selected charge accumulation | en_US |
dc.subject | charge coupled device | en_US |
dc.subject | line-addressed charge-accumulation | en_US |
dc.title | Random Line selected Charge Accumulation (RLCA) CCD readout structure for high frame rate infrared image application | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1117/12.391728 | en_US |
dc.identifier.journal | INFRARED DETECTORS AND FOCAL PLANE ARRAYS VI | en_US |
dc.citation.volume | 4028 | en_US |
dc.citation.spage | 157 | en_US |
dc.citation.epage | 165 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000166173100018 | - |
顯示於類別: | 會議論文 |