完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHwang, HYen_US
dc.contributor.authorShiu, RMen_US
dc.contributor.authorShann, JJJen_US
dc.date.accessioned2014-12-08T15:27:20Z-
dc.date.available2014-12-08T15:27:20Z-
dc.date.issued1998en_US
dc.identifier.isbn0-8186-8603-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/19597-
dc.description.abstractBecause of register-memory instruction set architecture and limited register set, there are significant amounts of memory access instructions in x86 microprocessors. As the higher issue degree of superscalar microprocessor is provided, an aggressive scheduling policy of load/store operations becomes crucial. In this paper, we examine the scheduling policies of loads/stores on x86 superscalar microprocessors and propose a new aggressive scheduling policy called load speculation, which allows loads to precede the previous unsolved pending stores. Simulation results show that the load speculation achieves the higher performance in comparison with the traditional scheduling policies such as load bypassing and load forwarding. Furthermore, by reducing the pipeline stages, the load speculation can achieve even higher performance.en_US
dc.language.isoen_USen_US
dc.subjectsuperscalar processoren_US
dc.subjectmemory access orderingen_US
dc.subjectx86 microprocessoren_US
dc.subjectload/store uniten_US
dc.titleAn X86 load/store unit with aggressive scheduling of load/store operationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal1998 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGSen_US
dc.citation.spage496en_US
dc.citation.epage503en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000078318400061-
顯示於類別:會議論文