Full metadata record
DC FieldValueLanguage
dc.contributor.authorYeh, YHen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:27:26Z-
dc.date.available2014-12-08T15:27:26Z-
dc.date.issued1997en_US
dc.identifier.isbn0-8186-7958-1en_US
dc.identifier.issn1063-6862en_US
dc.identifier.urihttp://hdl.handle.net/11536/19699-
dc.description.abstractThis paper presents how to find optimized buffer size for VLSI architectures of full-search block matching algorithms. Starting from the DG (dependency graph) analysis, we focus in the problem of reducing the internal buffer size under minimal I/O bandwidth constraint As a result a systematic design procedure for buffer optimization is derived to reduce realization cost.en_US
dc.language.isoen_USen_US
dc.titleBuffer size optimization for full-search block matching algorithmsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalIEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGSen_US
dc.citation.spage76en_US
dc.citation.epage85en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1997BJ33Y00008-
Appears in Collections:Conferences Paper