Full metadata record
DC FieldValueLanguage
dc.contributor.authorChang, YWen_US
dc.contributor.authorWong, DFen_US
dc.contributor.authorWong, CKen_US
dc.date.accessioned2014-12-08T15:27:27Z-
dc.date.available2014-12-08T15:27:27Z-
dc.date.issued1997en_US
dc.identifier.isbn0-7803-3583-Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/19718-
dc.description.abstractSwitch modules are the most important component of the routing resources in FPGA's/FPIC's. We consider in this paper an FPGA/FPIC switch-module analysis problem: The in puts consist of a switch-module description and the number of nets required to be routed through the switch module; the question is to determine if there exists a feasible routing for the routing requirements on the switch module. This problem is applicable to the routability evaluation of FPGA/FPIC switch modules, the switch-module design for FPGA's/FPIC's, and FPGA/FPIC routing. We present a graph-theoretic sufficient condition for the analysis problem. The implications of the condition are: (1) there exist several classes of efficient approximation algorithms for the analysis problem; (2) there exist several classes of switch-module architectures on which the analysis problem can be solved efficiently.en_US
dc.language.isoen_USen_US
dc.titleA graph-theoretic sufficient condition for FPGA/FPIC switch-module routabilityen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGEen_US
dc.citation.spage1572en_US
dc.citation.epage1575en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:A1997BJ47Z00394-
Appears in Collections:Conferences Paper