標題: A physically-based built-in Spice Poly-Si TFT model for circuit simulation and reliability evaluation
作者: Chung, SS
Chen, DC
Cheng, CT
Yeh, CF
交大名義發表
電子工程學系及電子研究所
National Chiao Tung University
Department of Electronics Engineering and Institute of Electronics
公開日期: 1996
摘要: A Poly-Si TFT model for circuit simulation in Spice is presented, combined with a device degradation model for the first time to evaluate the circuit reliability. Both I-V and C-V models for the whole device operating regime have been developed. In the I-V model, emphasis has been taken to derive the mobility degradation induced by the grain boundary potantial barrier height and trap density. The small geometry effect, off-state current and the parasitic BJT effect are also considered in the model. Good agreements between modeled and experimental data were achieved. To evaluate the circuit reliability after electrical stress, the device reliability model has also been developed. Finally, simulation a 27-stage ring oscillator has been demonstrated, which shows delay time of about 1 nsec per stage.
URI: http://hdl.handle.net/11536/19788
http://dx.doi.org/10.1109/IEDM.1996.553140
ISBN: 0-7803-3394-2
DOI: 10.1109/IEDM.1996.553140
期刊: IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996
起始頁: 139
結束頁: 142
顯示於類別:會議論文


文件中的檔案:

  1. A1996BG98F00030.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。