完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Sang Hwui | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.contributor.author | Lu, James Jian-Qiang | en_US |
dc.date.accessioned | 2014-12-08T15:29:01Z | - |
dc.date.available | 2014-12-08T15:29:01Z | - |
dc.date.issued | 2011-08-01 | en_US |
dc.identifier.issn | 1057-7157 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/JMEMS.2011.2148161 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/20926 | - |
dc.description.abstract | This paper presents a review of the wafer-to-wafer alignment used for 3-D integration. This technology is an important manufacturing technique for advanced microelectronics and microelectromechanical systems, including 3-D integrated circuits, advanced wafer-level packaging, and microfluidics. Commercially available alignment tools provide prebonding wafer-to-wafer misalignment tolerances on the order of 0.25 mu m. However, better alignment accuracy is required for increasing demands for higher density of through-strata vias and bonded interstrata vias, whereas issues with wafer-level alignment uniformity and reliability still remain. Three-dimensional processes also affect the alignment accuracy, although the misalignment could be reduced to certain extent by process control. This paper provides a comprehensive review of current research activities over wafer-to-wafer alignment, including alignment methods, accuracy requirements, and possible misalignments and fundamental issues. Current misalignment concerns of the major bonding approaches are discussed with detailed alignment results. The fundamental issues associated with wafer alignment are addressed, such as alignment mechanisms, uniformity, reproducibility, thermal mismatch, and materials. Alternative alignment approaches are discussed, and perspectives for wafer-to-wafer alignment are given. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Alignment | en_US |
dc.subject | 3-D integration | en_US |
dc.subject | wafer bonding | en_US |
dc.subject | wafer-level packaging | en_US |
dc.title | Wafer-to-Wafer Alignment for Three-Dimensional Integration: A Review | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/JMEMS.2011.2148161 | en_US |
dc.identifier.journal | JOURNAL OF MICROELECTROMECHANICAL SYSTEMS | en_US |
dc.citation.volume | 20 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 885 | en_US |
dc.citation.epage | 898 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000293751100015 | - |
dc.citation.woscount | 9 | - |
顯示於類別: | 期刊論文 |