完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chin, Ching-Yu | en_US |
dc.contributor.author | Kuan, Chung-Yi | en_US |
dc.contributor.author | Tsai, Tsung-Ying | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Kajitani, Yoji | en_US |
dc.date.accessioned | 2014-12-08T15:29:24Z | - |
dc.date.available | 2014-12-08T15:29:24Z | - |
dc.date.issued | 2013-03-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2012.2221714 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21177 | - |
dc.description.abstract | Routing for high-speed boards is still achieved manually today. There have recently been some related works to solve this problem; however, a more practical problem has not been addressed. Usually, the packages or components are designed with or without the requirement from board designers, and the boundary pins are usually fixed or advised to follow when the board design starts. In this paper, we describe this fixed ordering boundary pin routing problem, and propose a practical approach to solve it. Not only do we provide a way to address, we also further plan the wires in a better way to preserve the precious routing resources in the limited number of layers on the board, and to effectively deal with obstacles. Our approach has different features compared with the conventional shortest-path-based routing paradigm. In addition, we consider length-matching requirements and wire shape resemblance for high-speed signal routes on board. Our results show that we can utilize routing resources very carefully, and can account for the resemblance of nets in the presence of the obstacles. Our approach is workable for board buses as well. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Length matching | en_US |
dc.subject | printed circuit board (PCB) | en_US |
dc.subject | route | en_US |
dc.title | Escaped Boundary Pins Routing for High-Speed Boards | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCAD.2012.2221714 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 32 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 381 | en_US |
dc.citation.epage | 391 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000315481000005 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |