Full metadata record
DC FieldValueLanguage
dc.contributor.authorLiao, Te-Wenen_US
dc.contributor.authorSu, Jun-Renen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:29:24Z-
dc.date.available2014-12-08T15:29:24Z-
dc.date.issued2013-03-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2012.2190118en_US
dc.identifier.urihttp://hdl.handle.net/11536/21179-
dc.description.abstractThis brief presents a low-spur phase-locked loop (PLL) system for wireless applications. The low-spur frequency synthesizer randomizes the periodic ripples on the control voltage of the voltage-controlled oscillator to reduce the reference spur at the output of the PLL. A novel random clock generator is presented to perform the random selection of the phase frequency detector control for the charge pump in locked state. The proposed frequency synthesizer was fabricated in a TSMC 0.18-mu m CMOS process. The proposed PLL achieved phase noise of -93 dBc/Hz with a 600-kHz offset frequency and reference spurs below -72 dBc.en_US
dc.language.isoen_USen_US
dc.subjectLow spur synthesizeren_US
dc.subjectphase-locked loop (PLL)en_US
dc.subjectvoltage-controlled oscillator (VCO)en_US
dc.titleSpur-Reduction Frequency Synthesizer Exploiting Randomly Selected PFDen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2012.2190118en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume21en_US
dc.citation.issue3en_US
dc.citation.spage589en_US
dc.citation.epage592en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000315639900021-
dc.citation.woscount3-
Appears in Collections:Articles


Files in This Item:

  1. 000315639900021.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.