標題: | High-Performance 0.6V V-MIN 55nm 1.0Mb 6T SRAM with Adaptive BL Bleeder |
作者: | Yang, Hao-I Lin, Yi-Wei Hsia, Mao-Chih Lin, Geng-Cing Chang, Chi-Shin Chen, Yin-Nien Chuang, Ching-Te Hwang, Wei Jou, Shyh-Jye Lien, Nan-Chun Li, Hung-Yu Lee, Kuen-Di Shih, Wei-Chiang Wu, Ya-Ping Lee, Wen-Ta Hsu, Chih-Chiang 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2012 |
摘要: | This paper presents a 1.0Mb high-performance 0.6V V-MIN 6T SRAM design implemented in UMC 55nm Standard Performance (SP) CMOS technology. This design utilizes an adaptive LBL bleeder technique to reduce Read disturb and Half-Select disturb of 6T cells while maintaining adequate sensing margin. A bleeder timing control circuit adaptively adjusts the LBL voltage level prior to Read/Write operation to facilitate wide operation voltage range. Hierarchical WL, hierarchical BL, and distributed replica timing control scheme are used to improve SRAM performance. Based on measurement results, the SRAM operates from 1.5V down to 0.6V. The maximum operating frequency is 1.517GHz@1.5V and 469MHz@0.7V. |
URI: | http://hdl.handle.net/11536/21569 |
ISBN: | 978-1-4673-0219-7 |
ISSN: | 0271-4302 |
期刊: | 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) |
起始頁: | 1831 |
結束頁: | 1834 |
Appears in Collections: | Conferences Paper |