標題: A Study of Row-Based Area-Array I/O Design Planning in Concurrent Chip-Package Design Flow
作者: Lee, Ren-Jie
Chen, Hung-Ming
交大名義發表
National Chiao Tung University
關鍵字: Algorithms;Design;Area-array IC design;I/O-bump planning;chip-package feasibility study;concurrent IC design flow
公開日期: 1-三月-2013
摘要: IC-centric design flow has been a common paradigm when designing and optimizing a system. Package and board/system designs are usually followed by almost-ready chip designs, which causes long turn-around time communicating with package and system houses. In this article, the realizations of area-array I/O design methodologies are studied. Different from IC-centric flow, we propose a chip-package concurrent design flow to speed up the design time. Along with the flow, we design the I/O-bump (and P/G-bump) tile that combines I/O (and P/G) and bump into a hard macro with the considerations of I/O power connection and electrostatic discharge (ESD) protection. We then employ an I/O-row based scheme to place I/O-bump tiles with existed metal layers. By such a scheme, it reduces efforts in I/O placement legalization and the redistribution layer (RDL) routing. With the emphasis on package design awareness, the proposed methods map package balls onto chip I/Os, thus providing an opportunity to design chip and package in parallel. Due to this early study of I/O and bump planning, faster convergence can be expected with concurrent design flow. The results are encouraging and the merits of this flow are reassuring.
URI: http://dx.doi.org/10.1145/2442087.2442101
http://hdl.handle.net/11536/21741
ISSN: 1084-4309
DOI: 10.1145/2442087.2442101
期刊: ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS
Volume: 18
Issue: 2
結束頁: 
顯示於類別:期刊論文


文件中的檔案:

  1. 000317427700014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。