標題: Novel Method for Fabrication of Tri-Gated Poly-Si Nanowire Field-Effect Transistors With Sublithographic Channel Dimensions
作者: Lee, Ko-Hui
Lin, Horng-Chih
Huang, Tiao-Yuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Nanowire;polycrystalline-silicon (poly-Si);self-aligned;short channel
公開日期: 1-六月-2013
摘要: A high-performance short-channel tri-gated polycrystalline-silicon nanowire (NW) field-effect transistor is developed by using simple sidewall spacer and lateral etching techniques without employing costly lithographic tools. Channel length of 120 nm and NW thickness of 25 nm can be easily formed by the self-aligned process. The device exhibits superior electrical characteristics because of the strong gate controllability: a subthreshold swing of 102 mV/dec, drain induced barrier lowing of 74.4 mV/V, and extremely high I-ON/I-OFF ratio of 4.4 x 10(8)(V-d = 1 V) are obtained.
URI: http://dx.doi.org/10.1109/LED.2013.2256771
http://hdl.handle.net/11536/21853
ISSN: 0741-3106
DOI: 10.1109/LED.2013.2256771
期刊: IEEE ELECTRON DEVICE LETTERS
Volume: 34
Issue: 6
起始頁: 720
結束頁: 722
顯示於類別:期刊論文


文件中的檔案:

  1. 000319460800001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。