完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Yi-Hong | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Lu, Yi-Hsien | en_US |
dc.contributor.author | Chen, Yi-Hsuan | en_US |
dc.contributor.author | Chiang, Tsung-Yu | en_US |
dc.contributor.author | Wang, Kuan-Ti | en_US |
dc.contributor.author | Yen, Li-Chen | en_US |
dc.contributor.author | Chao, Tien-Sheng | en_US |
dc.date.accessioned | 2014-12-08T15:30:52Z | - |
dc.date.available | 2014-12-08T15:30:52Z | - |
dc.date.issued | 2011-07-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2011.2142312 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22035 | - |
dc.description.abstract | This paper reports the impacts of NH(3) plasma treatment time, oxide overetching depth, and gate oxide thickness on symmetric vertical-channel Ni-salicided poly-Si thin-film transistors (VSA-TFTs) for the first time. OFF-state currents may be improved by increasing the oxide overetching depth. The ON/OFF current ratio may be also improved by increasing the oxide overetching depth. The NH(3) plasma optimum treatment time of VSA-TFTs is significantly shorter than that of conventional top-gate horizontal-channel TFTs. The performance of VSA-TFTs is degraded by NH(3) plasma treatment for too long a time. VSA-TFTs with 15-nm gate oxide thickness display better subthreshold swing (< 150 mV/dec) than VSA-TFTs with 30-nm gate oxide thickness. OFF-state currents can be improved by increasing L(mask), even when the oxide overetching depth and the gate oxide thickness are changed. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | NH(3) plasma treatment | en_US |
dc.subject | Ni-salicided | en_US |
dc.subject | oxide overetching depth | en_US |
dc.subject | polycrystalline-silicon thin-film transistors (poly-Si TFTs) | en_US |
dc.subject | vertical channel | en_US |
dc.subject | vertical-channel Ni-salicided poly-Si TFTs (VSA-TFTs) | en_US |
dc.title | Symmetric Vertical-Channel Nickel-Salicided Poly-Si Thin-Film Transistors With Self-Aligned Oxide Overetching Structures | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2011.2142312 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 58 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 2008 | en_US |
dc.citation.epage | 2013 | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:000291952900024 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |