完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, Wei-Chih | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:31:08Z | - |
dc.date.available | 2014-12-08T15:31:08Z | - |
dc.date.issued | 2011-07-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2010.2048587 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22176 | - |
dc.description.abstract | An adaptive power control (APC) system on power-gated circuitries is proposed. The core technique is a switching state determination mechanism as an alternative of critical path replicas. It is intrinsically tolerant of process, voltage, and temperature (PVT) variations because it directly monitors the behavior of VDDV node. The APC system includes a multi-mode power gating network, a voltage sensor, a variable threshold comparator, a slack detection block, and a bank of bidirectional shift registers. By dynamically configuring the size of power gating devices, an average of 56.5% unused slack resulted from worst case margins or input pattern change can be further utilized. A 32-64 bit multiply-accumulate (MAC) unit is fabricated using UMC 90-nm standard process CMOS technology as a test vehicle. The measurement results of test chips exhibit an average of 12.39% net power reduction. A 7.96 x leakage reduction is reported by power gating the MAC unit. For the 32-bit multiplier of MAC, the area and power overhead of proposed APC system are 5% and 1.08%, respectively. Most of the overhead is contributed by power gating devices and their control signal buffers. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Power control | en_US |
dc.subject | power gating | en_US |
dc.subject | switching state determination mechanism | en_US |
dc.title | Adaptive Power Control Technique on Power-Gated Circuitries | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2010.2048587 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 19 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 1167 | en_US |
dc.citation.epage | 1180 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000292098600005 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |