完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Hao-Ien_US
dc.contributor.authorHwang, Weien_US
dc.contributor.authorChuang, Ching-Teen_US
dc.date.accessioned2014-12-08T15:31:09Z-
dc.date.available2014-12-08T15:31:09Z-
dc.date.issued2011-07-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2010.2049038en_US
dc.identifier.urihttp://hdl.handle.net/11536/22187-
dc.description.abstractThe threshold voltage (V(TH)) drifts induced by negative bias temperature instability (NBTI) and positive bias temperature instability (PBTI) weaken PFETs and high-k metal-gate NFETs, respectively. These long-term V(TH) drifts degrade SRAM cell stability, margin, and performance, and may lead to functional failure over the life of usage. Meanwhile, the contact resistance of CMOS device increases sharply with technology scaling, especially in SRAM cells with minimum size and/or sub-ground rule devices. The contact resistance, together with NBTI/PBTI, cumulatively worsens the SRAM stability, and leads to severe SRAM performance degradation. Furthermore, most state-of-the-art SRAMs are designed with power-gating structures to reduce leakage currents in Standby or Sleep mode. The power switches could suffer NBTI or PBTI degradation and have large contact resistances. This paper presents a comprehensive analysis on the impacts of NBTI and PBTI on power-gated SRAM arrays with high-k metal-gate devices and the combined effects with the contact resistance on SRAM cell stability, margin, and performance. NBTI/PBTI tolerant sense amplifier structures are also discussed.en_US
dc.language.isoen_USen_US
dc.subjectContact resistanceen_US
dc.subjectnegative bias temperature instability (NBTI)en_US
dc.subjectpositive bias temperature instability (PBTI)en_US
dc.subjectpower-gated SRAMen_US
dc.subjectreliabilityen_US
dc.titleImpacts of NBTI/PBTI and Contact Resistance on Power-Gated SRAM With High-kappa Metal-Gate Devicesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2010.2049038en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume19en_US
dc.citation.issue7en_US
dc.citation.spage1192en_US
dc.citation.epage1204en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000292098600007-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000292098600007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。