完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Hao-I | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:31:09Z | - |
dc.date.available | 2014-12-08T15:31:09Z | - |
dc.date.issued | 2011-07-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2010.2049038 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22187 | - |
dc.description.abstract | The threshold voltage (V(TH)) drifts induced by negative bias temperature instability (NBTI) and positive bias temperature instability (PBTI) weaken PFETs and high-k metal-gate NFETs, respectively. These long-term V(TH) drifts degrade SRAM cell stability, margin, and performance, and may lead to functional failure over the life of usage. Meanwhile, the contact resistance of CMOS device increases sharply with technology scaling, especially in SRAM cells with minimum size and/or sub-ground rule devices. The contact resistance, together with NBTI/PBTI, cumulatively worsens the SRAM stability, and leads to severe SRAM performance degradation. Furthermore, most state-of-the-art SRAMs are designed with power-gating structures to reduce leakage currents in Standby or Sleep mode. The power switches could suffer NBTI or PBTI degradation and have large contact resistances. This paper presents a comprehensive analysis on the impacts of NBTI and PBTI on power-gated SRAM arrays with high-k metal-gate devices and the combined effects with the contact resistance on SRAM cell stability, margin, and performance. NBTI/PBTI tolerant sense amplifier structures are also discussed. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Contact resistance | en_US |
dc.subject | negative bias temperature instability (NBTI) | en_US |
dc.subject | positive bias temperature instability (PBTI) | en_US |
dc.subject | power-gated SRAM | en_US |
dc.subject | reliability | en_US |
dc.title | Impacts of NBTI/PBTI and Contact Resistance on Power-Gated SRAM With High-kappa Metal-Gate Devices | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2010.2049038 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 19 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 1192 | en_US |
dc.citation.epage | 1204 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000292098600007 | - |
dc.citation.woscount | 7 | - |
顯示於類別: | 期刊論文 |