完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hu, Vita Pi-Ho | en_US |
dc.contributor.author | Fan, Ming-Long | en_US |
dc.contributor.author | Su, Pin | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:31:13Z | - |
dc.date.available | 2014-12-08T15:31:13Z | - |
dc.date.issued | 2013-07-01 | en_US |
dc.identifier.issn | 1536-125X | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TNANO.2011.2105278 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22235 | - |
dc.description.abstract | This paper analyzes and compares the stability, margin, performance, and variability of ultrathin-body (UTB) SOI 6T SRAM cells operating near the subthreshold region with different threshold voltage (V-th) design. Our results indicate that UTB SOI 6T SRAM cell using low V-th devices (vertical bar V-th vertical bar=0.19 V) shows a comparable read static noise margin (RSNM), 41% improvement in sigma RSNM, 84% improvement in write static noise margin (WSNM), and 67% improvement in sigma WSNM as comparaed with the case using higher V-th devices (vertical bar V-th vertical bar = 0.49 V). As V-th decreases (work function moves to the band edge), the "cell" access time improves significantly with correspondingly higher standby leakage. For low V-th devices (vertical bar V-th vertical bar = 0.19 V), it is shown that lowering bit-line precharge voltage by 50 mV reduces the standby leakage by 20%. Our study suggests that the lower V-th devices operating slightly into super-threshold region improve the stability/variability significantly and offer higher performance for ultralow voltage SRAM applications. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Metal gate | en_US |
dc.subject | SOI | en_US |
dc.subject | subthreshold SRAM | en_US |
dc.subject | ultrathin-body | en_US |
dc.subject | variability | en_US |
dc.title | Threshold Voltage Design of UTB SOI SRAM With Improved Stability/Variability for Ultralow Voltage Near Subthreshold Operation | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TNANO.2011.2105278 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON NANOTECHNOLOGY | en_US |
dc.citation.volume | 12 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 524 | en_US |
dc.citation.epage | 531 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000321668000008 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |