標題: | Well-Structured Modified Booth Multiplier and Its Application to Reconfigurable MAC Design |
作者: | Wang, Li-Rong Tu, Ming-Hsien Jou, Shyh-Jye Lee, Chung-Len 電機工程學系 Department of Electrical and Computer Engineering |
關鍵字: | multiplier;multiply-accumulator;modified Booth encoding;reconfigurable;mixed-V-t;standard cell library |
公開日期: | 1-Jun-2011 |
摘要: | This paper presents a well-structured modified Booth encoding (MBE) multiplier which is applied in the design of a reconfigurable multiply-accumulator (MAC) core. The multiplier adopts an improved Booth encoder and selector to achieve an extra-row-removal and uses a hybrid approach in the two's complementation circuit to reduce the area and improve the speed. The multiplier is used to form a 32-bit reconfigurable MAC core which can be flexibly configured to execute one 32 x 32, two 16 x 16 or four 8 x 8 signed multiply-accumulation. Experimentally, when implemented with a 130 nm CMOS single-V(t) standard cell library, the multiplier achieved a 15.8% area saving and 11.7% power saving over the classical design, and the reconfigurable MAC achieved a 4.2% area and a 7.4% power saving over the MAC design published so far if implemented with a mixed-V(t) standard cell library. |
URI: | http://dx.doi.org/10.1587/transele.E94.C.1112 http://hdl.handle.net/11536/22913 |
ISSN: | 0916-8524 |
DOI: | 10.1587/transele.E94.C.1112 |
期刊: | IEICE TRANSACTIONS ON ELECTRONICS |
Volume: | E94C |
Issue: | 6 |
起始頁: | 1112 |
結束頁: | 1119 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.