完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Chun-Yu | en_US |
dc.contributor.author | Chu, Li-Wei | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.date.accessioned | 2014-12-08T15:32:53Z | - |
dc.date.available | 2014-12-08T15:32:53Z | - |
dc.date.issued | 2013-11-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2013.2279408 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/22942 | - |
dc.description.abstract | To protect a 40-Gb/s transceiver from electrostatic discharge (ESD) damages, a robust ESD protection design has been proposed and realized in a 65-nm CMOS process. In this paper, diodes are used for ESD protection and inductors are used for high-speed performance fine tuning. Experimental results of the test circuits have been successfully verified, including highspeed performances and ESD robustness. The proposed design has been further applied to a 40-Gb/s current-mode logic (CML) buffer. Verified in silicon chip, the 40-Gb/s CML buffer with the proposed design can achieve good high-speed performance and high ESD robustness. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 40 Gb/s | en_US |
dc.subject | CMOS | en_US |
dc.subject | electrostatic discharge (ESD) | en_US |
dc.subject | high speed | en_US |
dc.title | Robust ESD Protection Design for 40-Gb/s Transceiver in 65-nm CMOS Process | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2013.2279408 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 60 | en_US |
dc.citation.issue | 11 | en_US |
dc.citation.spage | 3625 | en_US |
dc.citation.epage | 3631 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000326263200003 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |