完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Chun-Yuen_US
dc.contributor.authorChu, Li-Weien_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:32:53Z-
dc.date.available2014-12-08T15:32:53Z-
dc.date.issued2013-11-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2013.2279408en_US
dc.identifier.urihttp://hdl.handle.net/11536/22942-
dc.description.abstractTo protect a 40-Gb/s transceiver from electrostatic discharge (ESD) damages, a robust ESD protection design has been proposed and realized in a 65-nm CMOS process. In this paper, diodes are used for ESD protection and inductors are used for high-speed performance fine tuning. Experimental results of the test circuits have been successfully verified, including highspeed performances and ESD robustness. The proposed design has been further applied to a 40-Gb/s current-mode logic (CML) buffer. Verified in silicon chip, the 40-Gb/s CML buffer with the proposed design can achieve good high-speed performance and high ESD robustness.en_US
dc.language.isoen_USen_US
dc.subject40 Gb/sen_US
dc.subjectCMOSen_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjecthigh speeden_US
dc.titleRobust ESD Protection Design for 40-Gb/s Transceiver in 65-nm CMOS Processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2013.2279408en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume60en_US
dc.citation.issue11en_US
dc.citation.spage3625en_US
dc.citation.epage3631en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000326263200003-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000326263200003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。