標題: Testing Retention Flip-flops in Power-gated Designs
作者: Hsu, Hao-Wen
Kuo, Shih-Hua
Chang, Wen-Hsiang
Chen, Shi-Hao
Chang, Ming-Tung
Chao, Mango C. -T.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2013
摘要: This paper focuses on tackling two problems on testing retention flip-flops in power-gated designs. The first one is how to reduce the virtual-V-DD discharge time after entering the sleep mode. The second one is how to avoid the test escape caused by the unintended initial value of the retention flip-flop during the restore function. To solve the first problem, we propose a novel ATPG framework to generate repeatedly toggling pattern pairs that can create maximal virtual-V-DD drop for a cycle. To solve the second problem, we propose a new test procedure to avoid the unintended initial value of the retention flip-flop after restoring. The effectiveness of the proposed ATPG framework and the new test procedure will be validated through SPICE simulation based on an industrial MTCMOS cell library.
URI: http://hdl.handle.net/11536/23106
ISBN: 978-1-4673-5543-8
ISSN: 1093-0167
期刊: 2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS)
Appears in Collections:Conferences Paper