標題: Investigation of p-type junction-less independent double-gate poly-Si nano-strip transistors
作者: Liu, Keng-Ming
Lin, Zer-Ming
Wu, Jiun-Peng
Lin, Horng-Chih
Huang, Tiao-Yuan
光電工程學系
Department of Photonics
關鍵字: independent double-gate;junction-less transistor;poly-Si;nanowire;p-type;output characteristics;subthreshold characteristics
公開日期: 1-Jan-2014
摘要: In this study, novel independent double-gate (IDG) junction-less (J-less) polycrystalline silicon (poly-Si) nano-strip transistors have been fabricated and investigated. Inversion-mode (IM) IDG poly-Si nano-strip transistors with the undoped channel have also been fabricated for comparison. The experimental data show the superior on-state current of J-less transistors over that of IM transistors mainly due to the reduction of the channel resistance (R-ch). However, the drain-induced barrier lowering of the J-less transistors is larger than that of IM transistors but the double-gate (DG) configuration can mitigate this problem to some extent. Besides, the subthreshold swing and its fluctuation of the J-less transistors are worse than those of IM transistors under the single-gate operation. Fortunately, this issue can be significantly improved by the aid of DG configuration according to our experimental results. We also demonstrate the possibility of changing the threshold voltage (V-th) under IDG operation for the J-less IDG nano-strip transistors.
URI: http://dx.doi.org/10.1088/0268-1242/29/1/015008
http://hdl.handle.net/11536/23395
ISSN: 0268-1242
DOI: 10.1088/0268-1242/29/1/015008
期刊: SEMICONDUCTOR SCIENCE AND TECHNOLOGY
Volume: 29
Issue: 1
結束頁: 
Appears in Collections:Articles


Files in This Item:

  1. 000328982500008.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.