完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Chien-Chihen_US
dc.contributor.authorWey, Chin-Longen_US
dc.contributor.authorChen, Jwu-Een_US
dc.contributor.authorLuo, Pei-Wenen_US
dc.date.accessioned2014-12-08T15:34:06Z-
dc.date.available2014-12-08T15:34:06Z-
dc.date.issued2013-12-01en_US
dc.identifier.issn1084-4309en_US
dc.identifier.urihttp://dx.doi.org/10.1145/2534394en_US
dc.identifier.urihttp://hdl.handle.net/11536/23434-
dc.description.abstractYield is defined as the probability that the circuit under consideration meets with the design specification within the tolerance. Placement with higher correlation coefficients has fewer mismatches and lower variation of capacitor ratio, thus achieving higher yield performance. This study presents a new optimization criterion that quickly determines if the placement is optimal. The optimization criterion leads to the development of the concepts of C-entries and partitioned subarrays which can significantly reduce the searching space for finding the optimal/near-optimal placements on a sufficiently large array size.en_US
dc.language.isoen_USen_US
dc.subjectDesignen_US
dc.subjectAlgorithmsen_US
dc.subjectPerformanceen_US
dc.subjectMismatchen_US
dc.subjectcommon centroiden_US
dc.subjectspatial correlationen_US
dc.subjectprocess variationen_US
dc.subjectvariance of ratioen_US
dc.subjectplacement optimizationen_US
dc.subjectyield enhancementen_US
dc.titleOptimal Common-Centroid-Based Unit Capacitor Placements for Yield Enhancement of Switched-Capacitor Circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1145/2534394en_US
dc.identifier.journalACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMSen_US
dc.citation.volume19en_US
dc.citation.issue1en_US
dc.citation.epageen_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000329131400007-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000329131400007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。