完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, SCen_US
dc.contributor.authorPeng, WHen_US
dc.contributor.authorWang, SHen_US
dc.contributor.authorChiang, Ten_US
dc.date.accessioned2014-12-08T15:34:14Z-
dc.date.available2014-12-08T15:34:14Z-
dc.date.issued2005-02-01en_US
dc.identifier.issn0098-3063en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCE.2005.1405728en_US
dc.identifier.urihttp://hdl.handle.net/11536/23467-
dc.description.abstractIn this paper, we proposed a platform based bus-interleaved architecture for the de-blocking filter in H.264. Specifically, to efficiently use the bus bandwidth, we classify the filtering mode into 8 types and use an adaptive transmission scheme to avoid redundant data transfer. Moreover, to reduce the processing latency, we use a bus-interleaved architecture for conducting data transmission and filtering in parallel. As compared to the state-of-the-art designs, our scheme offers 1.6x to 7x performance improvement. While clocking at 100MHz, our design can support 2560x1280@30Hz processing throughput. The proposed design is suitable for low cost and real-time applications. Moreover, it can be easily applied in system-on-chip design.en_US
dc.language.isoen_USen_US
dc.subjectH.264 de-blocking filteren_US
dc.subjectloop filteren_US
dc.subjectAVCen_US
dc.titleA platform based bus-interleaved architecture for de-blocking filter in H.264/MPEG-4 AVCen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCE.2005.1405728en_US
dc.identifier.journalIEEE TRANSACTIONS ON CONSUMER ELECTRONICSen_US
dc.citation.volume51en_US
dc.citation.issue1en_US
dc.citation.spage249en_US
dc.citation.epage255en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000227596000038-
dc.citation.woscount29-
顯示於類別:期刊論文


文件中的檔案:

  1. 000227596000038.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。