完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Ko-Huien_US
dc.contributor.authorLin, Horng-Chihen_US
dc.contributor.authorHuang, Tiao-Yuanen_US
dc.date.accessioned2014-12-08T15:35:08Z-
dc.date.available2014-12-08T15:35:08Z-
dc.date.issued2014-01-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.7567/JJAP.53.014001en_US
dc.identifier.urihttp://hdl.handle.net/11536/23850-
dc.description.abstractGate-all-around (GAA) nanowire (NW) memory devices with a SiN- or Hf-based charge-trapping (CT) layer of the same thickness were studied in this work. The GAA NW devices were fabricated with planar thin-film transistors (TFTs) on the same substrate using a novel scheme without resorting to the use of advanced lithographic tools. Owing to their higher dielectric constant, the GAA NW devices with a HfO2 or HfAlO CT layer show greatly enhanced programming/erasing (P/E) efficiency as compared with those with a SiN CT layer. Furthermore, the incorporation of Al into the Hf-based dielectric increases the thermal stability of the CT layer, improving retention and endurance characteristics. (C) 2014 The Japan Society of Applied Physicsen_US
dc.language.isoen_USen_US
dc.titleNovel gate-all-around polycrystalline silicon nanowire memory device with HfAlO charge-trapping layeren_US
dc.typeArticleen_US
dc.identifier.doi10.7567/JJAP.53.014001en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICSen_US
dc.citation.volume53en_US
dc.citation.issue1en_US
dc.citation.epageen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000331412300027-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000331412300027.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。